## Arrays and Memory Inference

#### Announcements

- Homework #9 due Wednesday
- Quiz on Wednesday on the homework
- Reading Assignment:
  - Ch. I3, sections I-2, 4-5

#### Shift Register Review



What is this? Look closely to where the input is coming from.

#### Circular Shift Register

```
ENTITY shift_circ IS
                                             ARCHITECTURE rtl OF shift_reg IS
                                                signal shift : std_logic_vector(3 downto 0);
PORT(
             :IN STD_LOGIC;
    clk
                                             BEGIN
    reset_n : IN STD_LOGIC;
                                             shifter: PROCESS(clk,reset_n)
   sh Id : IN STD LOGIC;
                                             BEGIN
    D: IN STD_LOGIC_VECTOR(3 downto
                                              IF (reset_n = '0') THEN
   0);
                                                shift <= (others => '0');
   ser out :OUT STD LOGIC
                                              ELSIF (clk'event and clk = 'I') THEN
    );
                                                 IF (sh_Id = '0') THEN
END shift circ;
                                                      shift <= D;
                                                 ELSE
                     What goes here?
                                                 END IF; --load
                                               END IF;
                                                          --clk
```

**END PROCESS**;

END rtl;

#### **Arrays**

- An array is an indexed collection of values all of the same type
- Represented as a new data type in VHDL
- Can be single or multi-dimensional
- Constrained bounds for index are established when the type is defined
- Unconstrained bounds are established after the type is defined
- Each position in the array has a scalar index value

### Array Declaration

Syntax

```
array (discrete_range { ,... } ) of element_subtype_indication;
```

- Example of unconstrained
   Type STD\_LOGIC\_VECTOR is array (natural range <>) of STD\_LOGIC;
  - <> is called box and is used as a place holder for index range
  - Box is filled later when type is used
- Declaring a signal of array type
  - Unconstrained:
    - signal BYTE\_BUS: STD\_LOGIC\_VECTOR(7 downto 0);

# Array Declaration (con't)

- Example of constrained
  - Type MY\_BYTE is array (7 downto 0) of STD\_ULOGIC;
- Declaring a signal of array type
  - Constrained
    - Signal TYPE\_BUS : MY\_BYTE;

#### Array Declaration: 2 dimensional

#### • Ex: I

```
Type Large_word is array (63 downto 0) of std_logic; Type Array_list is array (0 to 7) of large_word;
```

#### • Ex: 2

```
Type RAM_ARRAY is array(natural <>) of std_logic_vector(7 downto 0); Signal MY_RAM : RAM_ARRAY (1023 downto 0);
```

```
MY_RAM(255) <= "11110000";
MY_RAM(255)(0) <= '0';
```

## Array References

- Arrays can be equated rather than having to transfer element by element
- Refer to individual elements by:
  - Single index value A(5), A(0)
  - Range must be contiguous sequence in onedimensional array – A(15 downto 0)

#### Concatenation

Example

```
SIGNAL byte :STD_LOGIC_VECTOR(7 downto 0);

SIGNAL nibble_A, nibble_B : STD_LOGIC_VECTOR(3 downto 0);

byte <= nibble_A & nibble_B;

--byte(7) \leftarrow nibble_A(3)

--byte(6) \leftarrow nibble_A(2)

--byte(5) \leftarrow nibble_A(1)

--byte(4) \leftarrow nibble_A(0)

--byte(3) \leftarrow nibble_B(3)

--byte(2) \leftarrow nibble_B(2)

--etc...
```

Can also be done with single elements
 SIGNAL Z\_BUS : STD\_LOGIC\_VECTOR(3 downto 0);
 SIGNAL a, b, c, d : STD\_LOGIC;
 Z Bus <= a & b & c & d;</li>

$$--Z_Bus(3) \leftarrow a$$
,  $Z_Bus(2) \leftarrow b$ ,  $Z_Bus(1) \leftarrow c$ ,  $Z_Bus(0) \leftarrow d$ 

#### Assignments

- Elements are assigned according to position, not their number
- Example

```
SIGNAL Z_BUS : STD_LOGIC_VECTOR (3 downto 0);

SIGNAL C_BUS : STD_LOGIC_VECTOR (0 to 3);

Z_BUS \leftarrow C_BUS;

--Z_BUS(3) \leftarrow C_BUS(0)

--Z_BUS(2) \leftarrow C_BUS(1)

--Z_BUS(1) \leftarrow C_BUS(2)

--Z_BUS(0) \leftarrow C_BUS(3)
```

Be consistent to avoid issues

## Aggregates

- Purpose is to bundle signals together
- May be used on both sides of an assignment
- A list of element values enclosed in parentheses
- Used to initialize elements of an array to literal values
- Keyword 'others' selects all remaining elements

## Aggregates (con't)

```
ARCHITECTURE example OF aggregates IS
   SIGNAL byte : STD_LOGIC_VECTOR(7 downto 0);
   SIGNAL nibble : STD_LOGIC_VECTOR(3 downto 0);
   SIGNAL a_bit, b_bit, c_bit, d_bit : STD_LOGIC;
BEGIN
   -- the following are positional references
   nibble <= (a_bit, b_bit, c_bit, d_bit);
   (a_bit, b_bit, c_bit, d_bit) <= STD_LOGIC_VECTOR("1011");
   (a_bit, b_bit, c_bit, d_bit) <= byte(3 downto 0);
   -- the following is named association reference. Order doesn't
matter
   byte \leq (7 => 'I', 5 downto I => 'I', 6 => B_BIT, others => '0');
End EXAMPLE:
```

# Aggregate (con't)

#### Consider the 3-to-8 decoder

|                    | Input                 |    |    |            | Output |   |   |   |   |   |   |
|--------------------|-----------------------|----|----|------------|--------|---|---|---|---|---|---|
|                    | <b>2</b> <sup>2</sup> | 21 | 20 | 0          | 1      | 2 | 3 | 4 | 5 | 6 | 7 |
|                    | 0                     | 0  | 0  | <b>1</b> 1 | 0      | 0 | 0 | 0 | 0 | 0 | 0 |
| Note: The selected | 0                     | 0  | 1  | 0          | 1      | 0 | 0 | 0 | 0 | 0 | 0 |
| output goes HIGH.  | 0                     | 1  | 0  | 0          | 0      | 1 | 0 | 0 | 0 | 0 | 0 |
|                    | 0                     | 1  | 1  | 0          | 0      | 0 | 1 | 0 | 0 | 0 | 0 |
|                    | 1                     | 0  | 0  | 0          | 0      | 0 | 0 | 1 | 0 | 0 | 0 |
|                    | 1                     | 0  | 1  | 0          | 0      | 0 | 0 | 0 | 1 | 0 | 0 |
|                    | 1                     | 1  | 0  | 0          | 0      | 0 | 0 | 0 | 0 | 1 | 0 |
|                    | 1                     | 1  | 1  | 0          | 0      | 0 | 0 | 0 | 0 | 0 | 1 |

## Using Arrays to Infer Memory

- ROM Read only memory
  - Does not change
  - Consider it a look-up-table

```
constant ZERO: std_logic_vector(6 downto 0) := "1000000";
constant ONE: std_logic_vector(6 downto 0) := "0100100";
constant TWO: std_logic_vector(6 downto 0) := "0100100";
constant THREE: std_logic_vector(6 downto 0) := "0110000";
constant FOUR: std_logic_vector(6 downto 0) := "0010010";
constant FIVE: std_logic_vector(6 downto 0) := "0010010";
constant SIX: std_logic_vector(6 downto 0) := "0000010";
constant SEVEN: std_logic_vector(6 downto 0) := "1111000";
constant EIGHT: std_logic_vector(6 downto 0) := "0000000";
constant NINE: std_logic_vector(6 downto 0) := "0010000";

TYPE ssd_array_type IS ARRAY (0 TO 9) OF std_logic_vector(6 downto 0);
CONSTANT ssd_array_C : ssd_array_type := ( ZERO, ONE, TWO, THREE, FOUR, FIVE, SIX, SEVEN, EIGHT, NINE);
```

--HEX0 <= ssd array C(to integer(ones dig)); replace CASE statement

#### **RAM**

- Random Access Memory
  - Read and write
  - Synchronous

```
entity raminfr is
 port(
      clk, we n : in std logic;
      a : in std_logic_vector(11 downto 0);
      din : in std logic vector(31 downto 0);
      dout : out std_logic_vector(31 downto 0)
    );
end raminfr;
architecture rtl of raminfr is
type ram type is array (natural range <>) of std logic vector (31 downto 0);
signal RAM : ram type(4095 downto 0); --4K x 32 RAM
signal read a : std logic vector(11 downto 0);
begin
process(clk)
begin
  if (clk'event and clk = '1') then
    if (we n = '0') then
      RAM(to integer(a)) <= din;</pre>
    end if;
    read a <= a;
 end if;
end process;
dout <= RAM(to integer(read a));</pre>
end rtl;
```